RussianPatents.com

Method and apparatus for channel encoding and decoding in communication system using low-density parity check codes. RU patent 2454794.

Method and apparatus for channel encoding and decoding in communication system using low-density parity check codes. RU patent 2454794.

FIELD: information technology.

SUBSTANCE: invention relates to a communication system using Low-Density Parity-Check (LDPC) codes and particularly apparatus and method for channel encoding/decoding in order to generate LDPC codes with different lengths of the codeword and different coding speeds from the LDPC code, given in higher-order modulation. In the encoding method, the modulation scheme for transmitting symbols is determined; the shortening pattern is determined based on the determined modulation scheme; columns corresponding to the information word in the parity-check matrix of the LDPC code are grouped into a plurality of column groups; the column groups are ordered; the range of the resultant word, which is desirably obtained by shortening the information word, is determined; based on the range of the resultant information word, group after group in the ordered column groups of the information word are shortened according to the shortening pattern; and LDPC encoding is performed over the shortened information word.

EFFECT: high efficiency of channel encoding and decoding in a communication system using LDPC codes.

37 cl, 18 dwg, 3 tbl

 


 

IPC classes for russian patent Method and apparatus for channel encoding and decoding in communication system using low-density parity check codes. RU patent 2454794. (RU 2454794):

H03M13/11 - using multiple parity bits
Another patents in same IPC classes:
Method of encoding control information in wireless communication system, as well as method and apparatus for transmitting and receiving control information Method of encoding control information in wireless communication system, as well as method and apparatus for transmitting and receiving control information / 2453992
Invention relates to a method and apparatus for transmitting control information in a wireless communication system using a low-density parity-check code (LDPC). The number of LDPC blocks, through which posteriori overhead L1 must be transmitted, is determined according to the total number of bits of the posteriori overhead L1. The number of input data bits of each LDPC block is calculated when the defined number of LDPC blocks is more than one. The number of decimation bits from parity bits of each LDPC block is determined based on the modulation order. The frame, which includes one or more LDPC blocks, formed during the previous steps, is transmitted.
Method and apparatus for channel encoding and decoding in communication system using low-density parity check codes Method and apparatus for channel encoding and decoding in communication system using low-density parity check codes / 2450443
Channel encoding method in a communication system involves determining the number parity bits for deletion; separating parity bits through predetermined intervals and determining the number of deleted parity bits which are deleted in said predetermined intervals; determining the modulation scheme; determining positions of the deleted parity bits corresponding to said determined number of deleted bits in said predetermined intervals according to the modulation scheme; performing multiple deletions of the deleted parity bits corresponding to said determined positions in said predetermined intervals; and transmitting the rest of the bits, except the deleted bits, according to the modulation scheme.
Method and apparatus for channel encoding and decoding in communication system using low-density parity-check codes Method and apparatus for channel encoding and decoding in communication system using low-density parity-check codes / 2450442
Apparatus and method for encoding a channel in a communication system using a low-density parity-check (LDPC) code are disclosed. Parameters for developing the LDPC code are determined and a first parity-check matrix of a quasi-cyclic LDPC code is generated in accordance with said determined parameters. A second parity-check matrix is generated by deleting a predetermined portion of the parity part in the first parity-check matrix and a third party-check matrix is generated by reordering the second parity-check matrix.
Coding and decoding of ldpc packages of variable sizes Coding and decoding of ldpc packages of variable sizes / 2443053
FIELD: communications. SUBSTANCE: method for support of coding and decoding the low density parity checking (LDPC). According to the one aspect, coding and decoding of LDPC packages of variable sizes may be supported using the set of basic parity checking matrixes of different size and the sets of lifting value that are equal to the different power of number 2. Basic matrix G of parity checking sized mBxnB can be used for coding the package out of kB=nB-mB information bits to get code word out of nB bits of code. This basic matrix for parity checking can be “lifted” by lifting value L to get lifted parity checking matrix H sized L*mBxL*nB. The lifted parity checking matrix can be used for coding of the package if up to L*kB information bits to get code word of L*nB code bits. Wide range of package size can be supporting using the sets of basic parity checking matrixes and lifting values sets. EFFECT: provision for effective coding and decoding of LDPC packages of variable sizes. 15 cl, 15 dwg
Method and apparatus for channel encoding and decoding in communication system using low-density parity check codes Method and apparatus for channel encoding and decoding in communication system using low-density parity check codes / 2439793
In the method, the number of parity bits subject to deletion is determined; the parity bits are divided into predetermined intervals and the number of deleted bits, which are subject to deletion in these predetermined intervals, is determined; positions of the deleted parity bits corresponding to the specified number of deleted bits are determined; deletion is repeatedly applied to said deleted parity bits corresponding to said determined positions in said predetermined intervals. Said predetermined intervals are defined by dividing the length of parity bits into a length of one group of columns in a parity check matrix.
Method and apparatus for encoding low-density generator matrix code Method and apparatus for encoding low-density generator matrix code / 2439792
Method involves the following steps: S102, constructing a generator matrix Gidgc of L rows and N+L-K columns, where the square matrix Gidgc (1:L, 1:L) of L rows and first L columns of the given matrix is an upper or lower triangular matrix, K, L, N are positive whole numbers and K<L<N; S104 adding L-K known slack bits into the sequence of information bits of length K requiring encoding, generating a sequence of information bits m of length L; S106, in accordance with the equation Gidgc (1:L, 1:L)=m, using the square matrix Gidgc (1:L, 1:L) of L rows and first L columns of this matrix, and the sequence of information bits m of length L, a temporary variable I is generated, while for C=I × Gidgc, the temporary variable I is encoded using the matrix Gidgc, an encoded sequence of length N+L-K is generated; S108, the L-K added known slack bits are removed from the encoded sequence of length N+L-K, an encoded sequence of length N is then generated.
Method for encoding data message for transmission from transmitting station to receiving station and decoding method, transmitting station, receiving station and software Method for encoding data message for transmission from transmitting station to receiving station and decoding method, transmitting station, receiving station and software / 2438236
Disclosed is a novel structure of irregular LDPC codes, which enables to obtain several of codes with different length from a single prototype code with a parity check matrix, given as H=[Hz Hi], where Hz defines a well-known pattern of the corresponding Tanner graph. The parity check matrices for longer codes are obtained as [Hz' "П" diag(Hi,…,Hi), where Hz' defines a longer zigzag pattern depending on the number of used matrices Hi and "П" represents a certain permutation.
Device and method for coding/decoding block code for low density parity check with variable block length Device and method for coding/decoding block code for low density parity check with variable block length / 2369008
Invention relates to a mobile communication system and is meant for coding/decoding block codes for low density parity check (LDPC) with variable block length. The device and procedure involve reception of data words and coding the data words in the LDPC block code in accordance with the first or second parity check matrix depending on the length used for generating data words in the LDPC block code.
Device and method for encoding and decoding block codes with low density of parity control with variable coding rate Device and method for encoding and decoding block codes with low density of parity control with variable coding rate / 2354045
Device and method for block code encoding with low density of parity control (LDPC-code) featuring variable coding rate. The device receives data word and encodes data word into block LDPC-code on the basis of one of two matrices - the first parity control matrix and the second parity control matrix - depending on coding rate to be used in transforming data word into block LDPC-code.
Device and method for coding and decoding of block code of low density parity check Device and method for coding and decoding of block code of low density parity check / 2348103
Invention is related to device and method for coding of block code of low density parity check (LDPC). Substance of invention consists in the fact that during reception of information word vector coder codes vector of information word into block code of LDPC in compliance with preset generating matrix. Modulator modulates block code LDPC into modulation symbol using preset modulation pattern. Transmitter sends modulation symbol.
Self-controlled device Self-controlled device / 2297028
Device contains original circuit, three groups of AND elements, AND element, group of OR elements, OR element, encoding device, register, error syndrome circuit, checks circuit, three decoders.
Self-correcting device Self-correcting device / 2297029
Device contains original circuit, four groups of AND elements, group of OR elements, encoding device, register, error syndrome circuit, checks circuit, three decoders, corrector.
Self-correcting information storage device Self-correcting information storage device / 2297030
Device contains memorizing device, four groups of AND elements, AND element, group of OR elements, seven OR elements, encoding device, register, error syndrome circuit, NOT element, decoder, inversion block, even parity check circuit, corrector.
Fault-tolerant device Fault-tolerant device / 2297031
Device contains original circuit, four groups of AND elements, AND element, group of OR elements, seven OR elements, encoding device, register, error syndrome circuit, NOT element, decoder, even parity check circuit, corrector.
Self-correcting memorizing device Self-correcting memorizing device / 2297032
Device contains memorizing device, four groups of AND elements, AND element, group of OR elements, seven OR elements, encoding device, register, error syndrome circuit, inversion block, decoder, corrector.
Self-correcting device Self-correcting device / 2297033
Device contains original circuit, four groups of AND elements, AND element, group of OR elements, seven OR elements, encoding device, register, error syndrome circuit, NOT element, decoder, corrector.
Fault-tolerant information storage device Fault-tolerant information storage device / 2297034
Device contains memorizing device, four groups of AND elements, AND element, group of OR elements, seven OR elements, encoding device, register, error syndrome circuit, NOT element, inversion block, decoder, even parity check circuit, corrector.
Fault-tolerant memorizing device Fault-tolerant memorizing device / 2297035
Device contains memorizing device, four groups of AND elements, AND element, group of OR elements, seven OR elements, encoding device, register, error syndrome circuit, NOT element, decoder, inversion block, even parity check circuit, corrector.
Fault-tolerant device Fault-tolerant device / 2297036
Device contains original circuit, four groups of AND elements, group of OR elements, encoding device, folding circuit, register, error syndrome circuit, checks circuit, three decoders, corrector.
Method for encoding sparse parity control code Method for encoding sparse parity control code / 2308803
Proposed method for encoding sparse parity control code formed from information-section matrix and from parity-section matrix includes steps of information-section matrix conversion into array code structure and assignment of exponent sequences to each column of sub-matrix; extension of two-diagonal matrix corresponding to parity-section matrix so that amount of displacement between diagonals were of random value; enhancement of normalized two-diagonal matrix; evaluation of degree of displacement for cyclic shift of columns in each sub-matrix of higher normalized two-diagonal matrix; and definition of parity symbol corresponding to column in parity control matrix.
© 2013-2014 Russian business network RussianPatents.com - Special Russian commercial information project for world wide. Foreign filing in English.